

# DC6688BT32U

### Bluetooth BLE Enabled 8051 Flash MCU with IR

DC6688BT32U is a series of 8-bit Microcontroller with Bluetooth Low Energy (BLE) engine embedded for infra-red (IR) IoT application. It is manufactured in advanced CMOS process with Super 1T 8051 CPU core, FLASH memory, and peripherals suitable for battery-operated & handheld IR IoT device. The embedded Bluetooth engine is compliant with Bluetooth 4.2 Bluetooth Low Energy system and can handle the bottom 4 layers / protocol autonomously, with a powerful and fully integrated 2.4GHz radio providing a reliable RF solution with the lowest BOM count.

#### **Features**

- ◆ Bluetooth engine
  - ♦ Single-ended RF output. No matching required for typical 0 ~ 3dBm output
  - ♦ Maximum radio power: Tx 8dBm, Rx -90dBm
  - ♦ Automatic BLE 4.2 stack and security management
    - ◆ GAP role: broadcast, observer, and peripheral with multi-role supported
    - ◆ GATT server: up to 38 Characteristics with up to 512 bytes for each entry
    - SMP: Numeric Comparison, Passkey Entry, Out of Band, or Just Works
  - ♦ 16MHz 7~10pF CLOAD crystal supported
  - ♦ Built-in 32kHz RC for automatic periodic transmission
  - ♦ Built-in 128KB ROM (patchable) and 4KB SRAM dedicated for BLE 4.2 stack
- High-Performance 1T 8051 8-bit CPU core (1MIPS/MHz), MCS51 instructions compatible
  - ♦ 12MHz RC clock generator (±1%) with selectable divider
  - ♦ 15 GPIOs: 14 x LED driving capable GPIO + 1 x 300mA IR LED Driver
  - ♦ 16-bit Timers x 3, PWM x 3, I<sup>2</sup>C, USART
- User Application Memory
  - ♦ 31KB Flash memory configurable for code or data memory
  - ♦ 256B Internal SRAM + 1.5KB Extended SRAM
- ◆ IR Transceiver
  - ♦ IR carrier modulator with built-in high current IR LED driver for IR code transmission
  - ♦ IR receive amplifier with 24 bit timer for IR learning capability
- Power Monitor for low battery indicator
  - Low Voltage Detection (LVD)
  - ♦ 4 Selectable Low Voltage Indication (LVI) level
- ◆ Operating voltage: 2.0 ~ 3.6V
- ◆ Current Consumption
  - ♦ Advertising (Interval): 0.35mA (200ms), 0.14mA (1s)
  - ♦ Keep Connect (Interval): 32uA (1s), 11uA (4s)
  - ♦ Deep Sleep: 10uA
  - Remote Control battery lifetime estimate [1]
    - ◆ CR2032 battery: 1.5 Years
    - ◆ AAA (UM4) x 2 batteries: 8.5 Years
- ◆ Operating temperature: -40°C to +85°C
- Package type:
  - ♦ 32 QFN (5x5mm 0.5 pitch)

#### Remarks:

[1] User usage calculation: 0.5 hours user input + 23.5 hours idle

Quick look on Ordering Information

## **Table of Contents**

| 1  | ELECTRICAL CHARACTERISTICS                            | 3  |
|----|-------------------------------------------------------|----|
|    | 1.1 ABSOLUTE MAXIMUM RATINGS                          | 3  |
|    | 1.2 DC ELECTRICAL CHARACTERISTICS                     | 3  |
|    | 1.3 RADIO CHARACTERISTICS                             | 4  |
|    | 1.4 RF RECEIVE                                        | 4  |
|    | 1.5 RF Transmit                                       |    |
|    | 1.6 16MHz Crystal Oscillator for Radio                |    |
|    | 1.7 32-KHZ RC OSCILLATOR FOR PERIODIC RF TRANSMISSION |    |
|    | 1.8 RSSI CHARACTERISTICS                              |    |
|    | 1.9 LOW VOLTAGE DETECT CIRCUIT CHARACTERISTICS        |    |
|    | 1.11 INPUT/OUTPUT CAPACITANCE                         |    |
|    | 1.12 FLASH MEMORY DATA RETENTION                      |    |
|    | 1.13 Internal System RC Oscillation Characteristics   |    |
| 2  | PIN ASSIGNMENT                                        | 7  |
| 3  | OVERVIEW                                              | 8  |
| 4  | BLUETOOTH LOW ENERGY ENGINE                           | 9  |
| 5  | MEMORY                                                | 10 |
|    | 5.1 Program & Data Flash Memory                       | 10 |
|    | 5.2 CODE EXECUTABLE FROM SRAM                         | _  |
|    | 5.3 SPECIAL FUNCTION REGISTER (SFR)                   |    |
|    | 5.4 EXTERNAL FUNCTION REGISTER (XFR)                  | 10 |
| 6  | CENTRAL PROCESSING UNIT (CPU)                         | 11 |
| 7  | LOW VOLTAGE DETECTION RESET                           | 11 |
| 8  | COUNTER A (IR CARRIER FREQUENCY GENERATOR)            | 12 |
| 9  | GENERAL PURPOSE TIMERS/COUNTERS                       | 12 |
| 10 | D ENHANCED USART                                      | 13 |
| 11 | I INTER-INTEGRATED CIRCUIT (I2C) INTERFACE            | 13 |
| 12 | 2 INFRARED LEARNING MODULE                            | 14 |
| 13 | 3 IN SYSTEM PROGRAMMING                               | 14 |
| 14 | ORDERING INFORMATION                                  | 15 |
| 15 | 5 PACKAGE OUTLINES                                    | 16 |
|    | 15.1 32-PIN QFN                                       | 16 |
| 16 | S REVISION HISTORY                                    | 17 |

### 1 Electrical Characteristics

### 1.1 Absolute Maximum Ratings

(T<sub>A</sub> = 25°C, unless otherwise specified)

| Parameter             | Symbol           | Conditions                                         | Rating                   | Unit |
|-----------------------|------------------|----------------------------------------------------|--------------------------|------|
| Supply Voltage        | $V_{DD}$         | -                                                  | -0.3 to +3.8             | V    |
| Input Voltage         | V <sub>IN</sub>  | -                                                  | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Input RF level        | $P_{RX}$         | -                                                  | 10                       | dBm  |
|                       |                  | One I/O pin active <sup>[1]</sup>                  | -18                      | mA   |
| Output Current High   | I <sub>OH</sub>  | Total pin current for all I/O ports <sup>[2]</sup> | -60                      | mA   |
|                       |                  | One I/O pin active <sup>[3]</sup>                  | +30                      | mA   |
| Output Current Low    | I <sub>OL</sub>  | Total pin current for all I/O ports <sup>[4]</sup> | +100                     | mA   |
| Operating Temperature | T <sub>A</sub>   | -                                                  | -40 to +85               | °C   |
| Storage Temperature   | T <sub>STG</sub> | -                                                  | -65 to +150              | °C   |

#### Remarks:

- [1] It is measured for any one of I/O pin when configured to push-pull output high.
- [2] It is measured as total for all I/O pots when configured to push-pull output high.
- [3] It is measured for any one of I/O pin when configured to push-pull output low.
- [4] It is measured as total for all I/O pots when configured to push-pull output low.

### 1.2 DC Electrical Characteristics

 $(T_A = -40$ °C to +85°C,  $V_{DD} = V_{LVD1}$  to 3.6 V)

| Parameter                                        | Symbol                | Conditions                                                                                               | Min                   | Тур | Max                 | Unit |
|--------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|------|
| Operating Voltage                                | $V_{DD}$              | f <sub>OSC</sub> = 12MHz/16MHz                                                                           | 2.0                   | -   | 3.6                 | V    |
| Input High Voltage                               | V <sub>IH1</sub>      | All input pins                                                                                           | $0.7 V_{DD}$          | -   | $V_{DD}$            | V    |
| Input Low Voltage                                | V <sub>IL1</sub>      | All input pins                                                                                           | 0                     | -   | 0.3 V <sub>DD</sub> | V    |
|                                                  | V <sub>OH1</sub>      | Port C1, V <sub>DD</sub> = 2.4V, I <sub>OH</sub> = -6mA,<br>T <sub>A</sub> = 25°C                        | V <sub>DD</sub> - 0.7 | -   | -                   | V    |
| Output High Voltage                              | V <sub>OH3</sub>      | Other port except Port C1, $V_{DD}$ = 2.4V, $I_{OH}$ = -2.2mA, $T_A$ = 25°C                              | V <sub>DD</sub> - 0.7 | -   | -                   | V    |
| Output Law Valtage                               | V <sub>OL1</sub>      | Port C1, V <sub>DD</sub> = 2.4V, I <sub>OL</sub> = 12mA, T <sub>A</sub><br>= 25°C                        | -                     | 0.4 | 1                   | V    |
| Output Low Voltage                               | V <sub>OL3</sub>      | All output pins except Port C1,<br>V <sub>DD</sub> = 2.4V, I <sub>OL</sub> = 12mA, T <sub>A</sub> = 25°C | -                     | 0.4 | 1                   | V    |
| Output Low Current IR<br>Transmit                | I <sub>OL(IRTX)</sub> | V <sub>OL</sub> = 0.5V, IRDRV = 3, T <sub>A</sub> = 25°C                                                 | -                     | 300 | -                   | mA   |
| Input High Leakage                               | I <sub>LIH1</sub>     | All input pins except PROG, $V_{IN} = V_{DD}$                                                            | -                     | -   | 1                   | μΑ   |
| Current                                          | I <sub>LIH3</sub>     | PROG, V <sub>IN</sub> = V <sub>DD</sub>                                                                  | -                     | -   | 100                 | μΑ   |
| Input Low Leakage<br>Current                     | I <sub>LIL1</sub>     | All input pins, V <sub>IN</sub> = 0                                                                      | -                     | -   | -1                  | μΑ   |
| Output High Leakage<br>Current                   | I <sub>LOH</sub>      | All output pins, V <sub>OUT</sub> = V <sub>DD</sub>                                                      | -                     | -   | 1                   | μΑ   |
| Output Low Leakage<br>Current                    | I <sub>LOL</sub>      | All output pins, V <sub>OUT</sub> = 0V                                                                   | -                     | -   | -1                  | μΑ   |
| Pull-up Resistors                                | $R_{PU}$              | V <sub>DD</sub> = 2.4V, V <sub>IN</sub> = 0 V; T <sub>A</sub> = 25°C                                     | 40                    | 80  | 160                 | kΩ   |
| Supply Current Run<br>Mode <sup>[1]</sup>        | Idd(op)               | $f_{OSC} = 12MHz/16MHz, V_{DD} = 3.0V,$<br>$T_A = 25^{\circ}C$                                           | -                     | 2   | 8                   | mA   |
| Supply Current Power<br>Down Mode <sup>[2]</sup> | Idd(pd)               | $V_{DD} = 3.0V$ , Bit 7(T24_CON1) = 0,<br>T <sub>A</sub> = 25°C                                          | -                     | 7   | 10                  | μΑ   |

#### Remarks:

- [1] Supply current does not include current drawn through internal pull-up resistors or external output current loads, and is tested if the condition is that all ports configured to output push-pull and radio turned off.
- [2] Supply current is tested if the condition is that:
  - a) Port A output open-drain.
  - b) Port B and C input enable pull-up resistor.
  - c) Port C1 output push-pull.
  - d) Port D output push-pull.

### 1.3 Radio Characteristics

 $(T_A = -25-70^{\circ}C)$ 

| Parameter           | Conditions       | Min  | Тур | Max  | Unit |
|---------------------|------------------|------|-----|------|------|
| Operation Range     |                  | 2400 | -   | 2483 | MHz  |
| Frequency deviation |                  | 225  | 250 | 275  | kHz  |
| On air data rate    |                  | -    | 1M  | -    | bps  |
| RF channel spacing  |                  | -    | 2   | -    | MHz  |
|                     | TX mode: <-40dBm | -    | 15  | -    | mA   |
| Radio peak current  | TX mode: 2dBm    | -    | 28  | -    | mA   |
| consumption         | TX mode: 8dBm    | -    | 48  | -    | mA   |
|                     | RX mode          | -    | 28  | -    | mA   |

### 1.4 RF Receive

 $(T_A = 25^{\circ}C, f_c = 2440MHz)$ 

| Parameter                           | Conditions                   | Min | Тур | Max | Unit |
|-------------------------------------|------------------------------|-----|-----|-----|------|
| Posoivor sonsitivity                | Ideal                        | -   | -92 | -   | dBm  |
| Receiver sensitivity                | Dirty                        | -   | -90 | -   | dBm  |
| Saturation                          |                              | -   | 2   | -   | dBm  |
| Co-channel rejection <sup>[4]</sup> |                              | -   | 7   | -   | dB   |
| Adia and design                     | ±1 MHz offset                | -   | 1   | -   | dB   |
| Adjacent channel selectivity        | ±2 MHz offset                | -   | -28 | -   | dB   |
| Selectivity                         | ±(3+n) MHz offset [n= 0,1,2] | -   | -38 | -   | dB   |
| Image frequency                     | As define in Bluetooth V4.2  | -   | -21 | -   | dB   |
| rejection                           | $f = f_{RX} + 4 MHz$         | -   | -23 | -   | dB   |
| Intermodulation                     | Minimum interferer level     | -   | -38 | -   | dBm  |

### 1.5 RF Transmit

 $(T_A = 25^{\circ}C, f_c = 2440MHz)$ 

| Parameter                       | Conditions                                                               | Min | Тур | Max | Unit |
|---------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
|                                 | Delivered to a single-ended 50-Ω load using maximum output power setting | -   | 8   | -   | dBm  |
| Output power                    | Delivered to a single-ended 50-Ω load using minimum output power setting | -   | -40 | -   | dBm  |
| Programmable output power range | Delivered to a single-ended 50-Ω load using minimum output power setting | -   | 30  | -   | dB   |
| Optimum load impedance          | Impedance as seen from the RF port towards the antenna                   | -   | 50  | -   | Ω    |

### 1.6 16MHz Crystal Oscillator for Radio

 $(T_A = 25^{\circ}C)$ 

| Parameter                           | Conditions | Min | Тур | Max | Unit |
|-------------------------------------|------------|-----|-----|-----|------|
| Crystal frequency                   |            | -   | 16  | -   | MHz  |
| Crystal frequency                   |            |     | _   | ±40 | nnm  |
| accuracy requirement <sup>[1]</sup> |            | 1   |     | 140 | ppm  |
| Crystal load                        |            | 7   | 9   | 10  | рF   |
| capacitance                         |            | ,   | 9   | 10  | ы    |
| Start-up time                       |            | -   | 200 | -   | us   |

Remarks:

[1] Including aging and temperature dependency

### 1.7 32-kHz RC Oscillator for periodic RF transmission

 $(T_A = 25^{\circ}C)$ 

| Parameter            | Conditions             | Min | Тур   | Max  | Unit |
|----------------------|------------------------|-----|-------|------|------|
| Calibrated frequency |                        | -   | 32768 | -    | Hz   |
| Frequency accuracy   | After auto calibration | -   | -     | ±250 | ppm  |
| Start-up time        |                        | -   | 200   | -    | us   |

### 1.8 RSSI Characteristics

 $(T_A = 25^{\circ}C)$ 

| Parameter                        | Conditions | Min | Тур | Max | Unit |
|----------------------------------|------------|-----|-----|-----|------|
| RSSI range <sup>[1]</sup>        |            | -   | 45  | -   | dB   |
| RSSI minmum level <sup>[1]</sup> |            | -   | -83 | -   | dBm  |
| RSSI accuracy <sup>[1]</sup>     |            | -   | -   | ±5  | dB   |
| Step size (LSB value)            |            | -   | 0.4 | -   | dB   |

Remarks:

[1] Assuming DC6688BT32 reference design.

### 1.9 Low Voltage Detect circuit Characteristics

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter                                    | Symbol            | Conditions      | Min  | Тур  | Max  | Unit |
|----------------------------------------------|-------------------|-----------------|------|------|------|------|
| Hysteresis Voltage of LVD (slew rate of LVD) | ΔV <sup>[1]</sup> |                 | -    | 100  | -    | mV   |
|                                              |                   | Program setting | 1.65 | 1.8  | 1.95 | ٧    |
| Low Valtage Indicates                        | V <sub>LVI</sub>  | Default setting | 2.0  | 2.15 | 2.3  | V    |
| Low Voltage Indicator                        |                   | Program setting | 2.35 | 2.5  | 2.65 | ٧    |
|                                              |                   | Program setting | 2.65 | 2.8  | 2.95 | ٧    |
| Low Voltage Detect Level                     | $V_{LVD1}$        |                 | 1.5  | 1.6  | 1.7  | V    |

Remarks:

[1]  $V_{LVD2} - V_{LVD1} = \Delta V$ 

### 1.10 SRAM Data Retention Voltage

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter              | Symbol            | Conditions                          | Min | Тур | Max | Unit |
|------------------------|-------------------|-------------------------------------|-----|-----|-----|------|
| Data Retention Voltage | $V_{\rm DDDR}$    |                                     | 1.0 | -   | 3.6 | V    |
| Data Retention Current | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 1.0V, Stop mode | ı   | ı   | 1   | uA   |

## 1.11 Input/Output Capacitance

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{DD} = 0 \text{ V})$ 

| Parameter          | Symbol           | Conditions                    | Min | Тур | Max | Unit |
|--------------------|------------------|-------------------------------|-----|-----|-----|------|
| Input Capacitance  | C <sub>IN</sub>  | f = 1MHz; unmeasured pins are |     |     |     |      |
| Output Capacitance | C <sub>OUT</sub> | , '                           | -   | -   | 10  | pF   |
| I/O Capacitance    | C <sub>IO</sub>  | connected to V <sub>SS</sub>  |     |     |     |      |

### 1.12 Flash Memory Data Retention

 $(V_{DD} = 2.5V, T_A = 25^{\circ}C)$ 

| Parameter      | Symbol            | Conditions             | Min | Тур | Max | Unit |
|----------------|-------------------|------------------------|-----|-----|-----|------|
|                | t <sub>DRP1</sub> | 1 write/erase cycle    | -   | 100 | -   | Year |
| Data Retention | $t_{DRP2}$        | 10k write/erase cycle  | -   | 10  | -   | Year |
|                | $t_{DRP3}$        | 100k write/erase cycle | -   | 1   | -   | Year |

## 1.13 Internal System RC Oscillation Characteristics

| Oscillator                                | Conditions                                          | Min | Тур | Max  | Unit |
|-------------------------------------------|-----------------------------------------------------|-----|-----|------|------|
| Internal system RC<br>Oscillator Accuracy | $T_A = -20$ °C to +70°C,<br>$V_{DD} = 2.0V$ to 3.6V | -   | -   | ± 1% | MHz  |
| Internal 50kHz Oscillator                 | T <sub>A</sub> = -20°C to +70°C                     | -   | 50  | -    | kHz  |

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, V_{DD} = 3.0V)$ 

| Parameter                | Conditions                                                              | Min | Тур                               | Max | Unit |
|--------------------------|-------------------------------------------------------------------------|-----|-----------------------------------|-----|------|
| Oscillator Stabilization | t <sub>WAIT</sub> when released by internal reset <sup>[1]</sup>        | -   | 2 <sup>19</sup> /f <sub>osc</sub> | -   | ms   |
| Wait Time                | t <sub>WAIT</sub> when released by an external interrupt <sup>[2]</sup> | -   | 2 <sup>13</sup> /f <sub>osc</sub> | -   | ms   |

#### Remarks:

<sup>[1]</sup> f<sub>osc</sub> is the oscillator frequency.

<sup>[2]</sup> The duration of the oscillation stabilization time( $t_{WAIT}$ ) when it is released from power down mode by PA or PB interrupt.

## 2 Pin Assignment



#### **Power**

| Pin        | Function                 | Decoupling             |
|------------|--------------------------|------------------------|
| VDD1 ,2, 3 | VDD supply               | 100uF (Shared) + 100nF |
| CAP        | Voltage reference        | 1uF                    |
| VSS        | MCU & Radio Power Ground | -                      |

#### **GPIO**

| GFIU |                       |       |     |                |      |              |       |     |
|------|-----------------------|-------|-----|----------------|------|--------------|-------|-----|
| Pin  | GPIO Function         | USART | I2C | Timer          | PWM  | IR           | ISP   | DTM |
| PA1  | Interruptible; Type A | -     | -   | -              | -    | -            | -     | -   |
| PA2  | Interruptible; Type A | -     | -   | -              | -    | -            | -     | -   |
| PA3  | Interruptible; Type A | -     | -   | -              | -    | -            | -     | -   |
| PA4  | Interruptible; Type A | -     | -   | -              | -    | -            | -     | -   |
| PA5  | Interruptible; Type A | -     | -   | -              | -    | -            | -     | -   |
| PB0  | Interruptible; Type A | RX    | -   | -              | -    | -            | -     | -   |
| PB1  | Interruptible; Type A | TX    | -   | -              | -    | -            | -     | -   |
| PB4  | Interruptible; Type A | -     | SCL | -              | -    | -            | -     | -   |
| PB5  | Interruptible; Type A | -     | SDA | -              | PWM0 | -            | -     | -   |
| PB6  | Interruptible; Type A | -     | -   | T2EX/<br>T24EX | PWM1 | -            | ECLK2 | -   |
| PC0  | Interruptible; Type A | -     | -   | T0             | -    | -            | -     | -   |
| PC1  | Interruptible; Type A | -     | -   | T1/T24         | -    | REM/<br>IRTx | -     | -   |
| PC2  | Interruptible; Type A | -     | -   | T2/<br>T24CLK  | -    | -            | -     | -   |
| PD0  | Interruptible; Type B | -     | -   | -              | -    | -            | SL    | Rx  |
| PD1  | Interruptible; Type B | -     | -   | -              | -    | -            | ECLK  | Tx  |

GPIO Type A: Hi-Z, or Totem Pole, or N-ch OD; Each mode w/ selectable pull-up resistor GPIO Type B: Hi-Z w/ selectable pull-up resistor, or Totem Pole, or N-ch OD

### **Special**

| Pin                                      | Function                                                |  |  |  |
|------------------------------------------|---------------------------------------------------------|--|--|--|
| RSTN                                     | Reset (Active Low) signal input                         |  |  |  |
| IRI                                      | IR receive amplifier (IR LED) input                     |  |  |  |
| PROG                                     | In-System Programming selection input                   |  |  |  |
| VTALA VTALA                              | Radio Crystal connections (default: 16MHz, 9pF loading) |  |  |  |
| XTAL1, XTAL2                             | (Order selectable: 12, 24, 26, 32, 40MHz; 10pF loading) |  |  |  |
| RF Single-ended Radio Antenna connection |                                                         |  |  |  |

### 3 Overview

DC6688BT32U MCU series consists of an excellent performance autonomously BLE engine, a proven Infra-Red Transceiver, a 1MIPS/MHz high performance 8051 MCU, and TSMC's in-system/on-field programmable Flash memory.

The embedded Bluetooth BLE engine conforms to Bluetooth Low Energy specification 4.2. The radio supports single-end RF output of up to 8dBm, with automation of broadcast, observer, and peripheral GAP roles.

With the 1T 8051 8-bit CPU as application processor, instruction execution time is just 83.3ns at 12Mhz operating frequency. Such high performance CPU provides an option for system design to use slow system clock in order to lower the overall operating power consumption which is important to all battery-operated products.

The low voltage operated Flash memory block is designed and embedded for both program and data memory. In System Programming (ISP) can be implemented into the target system easily where late programming, upgrade or even model change are possible even after production assemble. In addition, the Flash memory can also be re-programmed by user program, with protection mechanism to avoid accidental re-programming, for storing data or the on-the-field updates.

Internal RC oscillator for application CPU is equipped and operated at 16MHz, 12MHz, 8MHz, 6MHz, 4MHz, 2MHz and 1MHz software selectable without external components. It supports trimming by In-System Programmer to ensure the oscillator within specification.



### 4 Bluetooth Low Energy Engine

DC6688BT32U incorporated a Bluetooth low energy (BLE) engine which is compliant with Bluetooth low energy specification 4.2. The engine consists of a 2.4 GHz radio transceiver, modem, and state machine, allows the engine to advertise, scan and maintain connections autonomously with minimal user software input.

The DC6688BT32U uses a fully integrated 2.4 GHz radio transceiver, with its single-ended 50 ohm impedance matched, and with output power up to 8 dBm. This allows using antenna without matching for typical application for power up to 3 dBm thus minimizing the application BOM count, or long-range application without additional component and complicated antenna design.

The BLE engine integrated the Link Layer and Host Controller Interface logic with integrated BLE security support. The engine supports broadcaster, observer, and peripheral GAP roles, and up to 38 GATT characteristics, of which up to 512 bytes of data per characteristic. Security primitives are provided to manage the Link Layer Security for Security Manager / Out of Band pairing and encryption flow.

A single 16MHz crystal is used for frequency reference for the radio and self-calibrating RC timer. The RC timer enables the engine to advertise and maintain connections in interval from 7.5ms to 10 seconds automatically. The engine supports 16MHz crystal with capacitor loading between  $7 \sim 10$ pF of tolerance up to 40 ppm.

Since the BLE engine handles the entire low-level communication layer automatically, application only requires populating the BLE data and access routines. As part of the standard, we provide a programming library, Dragonchip BLE Library, to standardize the setup and access handler process in conformance to the BLE guidelines. The DC BLE Library supports GAP, GATT, ANCS, HOGP...etc with example code available. Please refer to the BLE Library documentation for more details.

#### DC6688BT32U BLE Architecture



### 5 **Memory**

Memory comprises of the following elements, namely:

- 31KB Program Flash memory + Data Flash memory
- ◆ 256B Internal SRAM
- ◆ 1.5KB Expanded SRAM
- ◆ 128B Special function register (SFR)
- ◆ 256B External special function register (XFR)

### 5.1 Program & Data Flash Memory

The built-in Flash memory can be programed via In-System Programming(ISP) system, where it can be partitioned in 512 byte block from 2.5KB bytes to be used as program memory while the remaining area as data memory.

User program can write data to the data partition of the Flash memory via the embedded expand SRAM, with the write protection signature option to avoid writing accidentally.

#### 5.2 Code Executable from SRAM

Code execution enables the mapping of Flash memory to SRAM. This SRAM segment replaces the on-chip Flash memory.



### 5.3 Special Function Register (SFR)

All memory mapped SFRs, except the program counter and the four 8-register banks, resides in the special function register address space. These registers include arithmetic registers, pointers, I/O-ports, registers for the interrupt system, timers, watchdog timer, USART, etc. Some locations in the SFR address space are addressable as bits.

## 5.4 External Function Register (XFR)

The external function register (XFR) is 256-byte memory area that is logically located in the built-in memory space. This is accessed like external RAM (MOVX instructions). This area is reserved for controlling and accessing the on-chip peripherals additional to standard 8051 core.

### 6 Central Processing Unit (CPU)

The 1T 8051 CPU (Central Processing Unit) is MCS51 instruction compatible. It consists of the instruction decoder, the arithmetic section and the program control section. Each program instruction is decoded by the instruction decoder. This unit generates the internal signals controlling the functions of the individual units within the CPU. They have an effect on the source and destination of data transfers and control the ALU processing.

The arithmetic section of the processor performs extensive data manipulation and is comprised of the arithmetic/logic unit (ALU), A register, B register and PSW register. The ALU accepts 8-bit data words from one or two sources and generates an 8-bit result under the control of the instruction decoder. The ALU performs the arithmetic operations add, subtract, multiply, divide, increment, decrement, BDC-decimal-add-adjust and compare, and the logic operations AND, OR, Exclusive OR, complement and rotate (right, left or swap nibble (left four)). Also included is a Boolean processor performing the bit operations as set, clear, complement, jump-if-not-set, jump-if-set-and-clear and move to/from carry. Between any addressable bit (and its complement) and the carry flag, it can perform the bit operations of logical AND or logical OR with the result returned to the carry flag.

The program control section controls the sequence in which the instructions stored in program memory are executed. The 16-bit program counter (PC) holds the address of the next instruction to be executed. The conditional branch logic enables internal and external events to the processor to cause a change in the program execution sequence.

## 7 Low Voltage Detection Reset

The on-chip Low Voltage Detect circuit generates a system reset. It detects the level of  $V_{DD}$  by comparing the voltage at pin  $V_{DD}$  with reference voltage,  $V_{LVD1}$  (Low Voltage Detect Voltage Level 1). Whenever the voltage at  $V_{DD}$  is falling down and passing  $V_{LVD1}$ , the IC goes into back-up mode at the moment " $V_{DD} = V_{LVD1}$ ".

On the other hand, system reset pulse is generated by the rising slope of  $V_{DD}$ . While the voltage at pin  $V_{DD}$  is rising up and passing  $V_{LVD2}$  (Low Voltage Detect Voltage Level 2), the reset pulse is occurred at the moment " $V_{DD} >= V_{LVD2}$ ".

LVD provides a hysteresis ( $V_{LVD2}-V_{LVD1}$ ) to avoid the oscillation near the decision level. For the sake of reducing the current consumption, this function can be disabled when the IC is in power down mode.



## 8 Counter A (IR Carrier Frequency Generator)

Counter A is a 16-bit counter. It can be used to generate the carrier frequency of remote controller.



Counter A can also be used as PWM counter with two 8-bit data registers. It supports 5-8 bit mode selection and 1-128 clock division selection.

## 9 General Purpose Timers/Counters

Three independent general purpose 16-bit timers/counters, Timer0, Timer1 and Timer2 are integrated for use in counting events, and causing periodic (repetitive) interrupts. Either can be configured to operate as timer or event counter. In the 'timer' function, the registers TLx and/or THx (x = 0, 1) are incremented once every machine cycle. Thus, one can think of it as counting machine cycles.

Regarding the 'counter' function, the registers TLx and/or THx (x = 0, 1) are incremented in response to a 1-to-0 transition at its corresponding external input pin, T0 or T1. In this function, the external input is sampled during every machine cycle. When the samples show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during the cycle following the one in which the transition was detected. Since it takes 2 machine cycles (24 oscillator periods) to recognize a 1-to-0 transition, the maximum count rate is 1/24 of the oscillator frequency. There are no restrictions on the duty cycle of the external input signal, but to ensure that a given level is sampled at least once before it changes, it should be held for at least one full machine cycle.

Timer 2 has several features on top of Timer 0 and 1. It runs in 16-bit mode.

- 16-bit timer/counter
- 16-bit timer with capture
- 16-bit auto-reload timer/counter with up/down count
- Timer output generator



### 10 Enhanced USART

The enhanced USART peripheral support both asynchronous and synchronous mode with dedicated clock divider to generate common baud rate with minimal offset. It has a transmission and reception buffer with interrupt allows for full duplex USART communication. It also support multi-node communication via 9 bit USART mode.

# 11 Inter-Integrated Circuit (I2C) Interface

The I2C Bus Controller supports all transfer modes from and to the I2C bus. The I2C bus uses two wires to transfer information between devices connected to the bus: "SCL" (serial clock line) and "SDA" (serial data line). The I2C logic handles bytes transfer autonomously. It also keeps track of serial transfers, and a status register reflects the status of the I2C Bus Controller and the I2C bus.

The interface defines 2 transmission speeds if 12MHz crystal is used:

Normal: 100KbpsFast: 400Kbps

The I2C component performs 8-bit-oriented, bi-directional data transfers up to 100 Kbit/s in the standard mode or up to 400 Kbit/s in the fast mode and may operate in the two modes.

| Mode                    | Description                                                                    |
|-------------------------|--------------------------------------------------------------------------------|
| Master Transmitter Mode | Serial data output through SDA while SCL output the serial clock.              |
| Master Receiver Mode    | Serial data is received via SDA while SCL outputs the serial clock.            |
| Slave Receiver Mode     | Serial data and the serial clock and received through SDA and SCL              |
| Slave Transmitter Mode  | Serial data is transmitted via SDA while the serial clock is input through SCL |

## 12 Infrared Learning Module

IR learning module includes IR receiver and T24 timer. Analog signal entering IRI pin is converted to digital signal by IR receiver, and feed to T24 timer.

With the built-in Op Amp circuit, no external amplifier circuit is needed. The high resolution 24-bit timer provides a high capability of IR learning. It can capture carrier frequency as high as 500kHz.

## 13 In System Programming

The In System Programming (ISP) feature allows the update of Flash program memory content when the chip is already plugged on the application board. It requires 6 wires to minimize the number of added components and board area impact.

# 14 Ordering Information

| Part No                         | Package | Program Flash | Data Flash | SRAM         | 1/0 |
|---------------------------------|---------|---------------|------------|--------------|-----|
| DC6688BT32UL                    | QFN32   | 32KB Configu  | urable     | 256B + 1.5KB | 15  |
| DC6688BT32UL-TR1 <sup>[1]</sup> | QFN32   | 32KB Configu  | urable     | 256B + 1.5KB | 15  |

<sup>[1]</sup> Tape and reel packing.

## 15 Package Outlines

### 15.1 32-pin QFN



# **16 Revision History**

| Document<br>Rev No. | Issued Date | Section    | Description                         | Edited by    | Reviewed by  |
|---------------------|-------------|------------|-------------------------------------|--------------|--------------|
| 1.0                 | 2017        | All        | Initial Release                     | Kennis To    | Patrick Li   |
| 1.1                 | Oct, 2017   | 14         | Revise part number                  | Kennis To    | Patrick Li   |
| 1.2                 | Dec, 2017   | Front page | Add feature                         | Kennis To    | Patrick Chan |
| 1.3                 | Feb 2018    | 2          | Change pin name from ISPSEL to PROG | Patrick Chan | Danny Ho     |

### **Copyright Notice**

This specification is copyrighted by Dragonchip Ltd. No part of this specification may be reproduced in any form or means, without the expressed written consent Dragonchip Ltd.

#### Disclaimer

Dragonchip Ltd. assumes no responsibility for any errors contained herein.

Copyright by Dragonchip Ltd. All Rights Reserved. Dragonchip Ltd. TEL: (852) 2776-0111

FAX: (852) 2776-0996 http://www.dragonchip.com